Bootstrap

TieTalent

Senior Staff Engineer, ASIC Design

๐Ÿ“ŒCalifornia, United States ๐Ÿ‡บ๐Ÿ‡ธ

โฑ๏ธŽ full-time

๐Ÿง™โ€โ™‚๏ธ senior

on-site

About

To provide the best candidate experience amidst our high application volumes, each candidate is limited to 10 applications across all open jobs within a 6-month period.Advancing the Worldโ€™s Technology TogetherOur technology solutions power the tools you use every day--including smartphones, electric vehicles, hyperscale data centers, IoT devices, and so much more. Here, youโ€™ll have an opportunity to be part of a global leader whose innovative designs are pushing the boundaries of whatโ€™s possible and powering the future.We believe innovation and growth are driven by an inclusive culture and a diverse workforce. Weโ€™re dedicated to empowering people to be their true selves. Together, weโ€™re building a better tomorrow for our employees, customers, partners, and communities.What Youโ€™ll DoProduct & Solution Planning (PSP) office is part of Samsung Semiconductor, Inc. (SSI), the industryโ€™s technology and volume leader in semiconductor products. PSPโ€™s mission is to create product and technology plans to exceed customer and market expectations and to build and realize productization strategies to provide best-in-class silicon products and solutions to our customers.We are looking for Staff ASIC designer for customized HBM Buffer Die Design to join our team in San Jose, CA. A successful candidate will be responsible for creating and deploying HBM buffer die design solution for next generation customized HBM products working with multiple engineering teams.Location: Working on site at our San Jose Headquarters 5 days per week.Reports to: Senior Director, Solution PlanningYou will collaborate with architects, ASIC front-end and Design Verification teams to understand buffer die architecture, implement and get it verified. Duties would include:Architecture and RTL design for customized HBM buffer dieInterface design for maximizing bandwidth between HBM memory and logic dieLow power design (Clock and power management), generating a UPF file and verification through multi-voltage simulationsScope out third-party IP requirements and solicit vendorsPerform LINT and CDC checksStatic Timing analysis including generating constraintsUnderstanding of DFT strategies, streaming scan fabric, IEEE protocolsExperience of synthesis, DFT, functional verification, UVM verificationWhat You BringBachelors in Electrical Engineering or related Discipline with 10+ years related experience OR Masterโ€™s 8+ years related experience OR PhD 5+ years related experience.Experience in Verilog/System Verilog Programming Skills.Experience in interactive and waveform debug skills.Experience with low-power design and clock domain crossings.Design/verification experience of interface IP such as HIF/FDI/CRIFDesign/verification experience of ARM Cortex system using different types of BUS.Firmware design and debugging experienceExperience with scripting such as (Python, Perl, TCL, Shell programming)Youโ€™re inclusive, adapting your style to the situation and diverse global norms of our people.An avid learner, you approach challenges with curiosity and resilience, seeking data to help build understanding.Youโ€™re collaborative, building relationships, humbly offering support and openly welcoming approaches.Innovative and creative, you proactively explore new ideas and adapt quickly to change.What We OfferThe pay range below is for all roles at this level across all US locations and functions. Individual pay rates depend on a number of factorsโ€”including the roleโ€™s function and location, as well as the individualโ€™s knowledge, skills, experience, education, and training. We also offer incentive opportunities that reward employees based on individual and company performance.This is in addition to our diverse package of benefits centered around the wellbeing of our employees and their loved ones. In addition to the usual Medical/Dental/Vision/401k, our inclusive rewards plan empowers our people to care for their whole selves. An investment in your future is an investment in ours.Equal Opportunity Employment PolicySamsung Semiconductor takes pride in being an equal opportunity workplace dedicated to fostering an environment where all individuals feel valued and empowered to excel, regardless of race, religion, color, age, disability, sex, gender identity, sexual orientation, ancestry, genetic information, marital status, national origin, political affiliation, or veteran status.When selecting team members, we prioritize talent and qualities such as humility, kindness, and dedication. We extend comprehensive accommodations throughout our recruiting processes for candidates with disabilities, long-term conditions, neurodivergent individuals, or those requiring pregnancy-related support. All candidates scheduled for an interview will receive guidance on requesting accommodations. #J-18808-Ljbffr

Nice-to-have skills

  • Verilog
  • Scripting
  • Python
  • Perl
  • TCL
  • California, United States

Work experience

  • Embedded
  • Hardware

Languages

  • English
Other similar jobs

Senior ASIC Timing Engineer

@ NVIDIA, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

Senior ASIC Timing Engineer

@ NVIDIA, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

CPU Physical Design Principal Engineer

@ Qualcomm, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

ASIC Analog Design Engineer - REF79515L

@ Continental, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

Staff Engineer, Digital IC Design

@ Marvell Technology, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

ASIC Design Verification Engineer, Annapurna Labs

@ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

ASIC Design Verification Engineer, Annapurna Labs

@ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

ASIC RTL Engineer, Annapurna Labs

@ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

ASIC Physical Design Engineer, Annapurna Labs

@ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

ASIC RTL Engineer, Annapurna Labs

@ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

  • Employment

    โฑ๏ธŽ full-time

  • Experience

    ๐Ÿง™โ€โ™‚๏ธ senior

  • Working model

    on-site

  • Skills
  • Industry
  • Find similar jobs

    Senior ASIC Timing Engineer

    @ NVIDIA, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    Senior ASIC Timing Engineer

    @ NVIDIA, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    CPU Physical Design Principal Engineer

    @ Qualcomm, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    ASIC Analog Design Engineer - REF79515L

    @ Continental, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    Staff Engineer, Digital IC Design

    @ Marvell Technology, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    ASIC Design Verification Engineer, Annapurna Labs

    @ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    ASIC Design Verification Engineer, Annapurna Labs

    @ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    ASIC RTL Engineer, Annapurna Labs

    @ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    ASIC Physical Design Engineer, Annapurna Labs

    @ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    ASIC RTL Engineer, Annapurna Labs

    @ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

Remote Work
Post time
Level
Employment
Industry
Apply Now โ†—