Bootstrap

Meta

ASIC Package Engineer

๐Ÿ“ŒSunnyvale, United States ๐Ÿ‡บ๐Ÿ‡ธ

โฑ๏ธŽ full-time

๐Ÿง™โ€โ™‚๏ธ senior

๐Ÿ’ฐ 173000

Meta is looking for an experienced ASIC Packaging Engineer, Signal Integrity, and Power Integrity focus for its ASIC packaging team to support the development of custom Silicon for Infrastructure as well as to develop packaging solutions that are optimal for our ASIC roadmap. We are building a competency in Packaging technology to support the development of custom silicon and looking for expertise in hardware development and integration of machine learning clusters, both server and fabric with focus on the impact they can create as part of a world-class engineering team.

ASIC Package Engineer Responsibilities:

  • Drive chip-package-system co-design optimization for High Performance Computing using 2.5D/3D package technology
  • Lead development and roadmap creation for advanced and disruptive packaging technologies (SMT, solder ball attach, assembly processes) for AI/ML and networking products
  • Influence and align ASIC vendors, foundry, and OSAT partners' roadmaps with Meta ASICs roadmap
  • Perform package design and feasibility studies for AI/ML and networking applications including single-chip, multi-chip, and SiP/module packaging
  • Collaborate cross-functionally with internal teams (Si, architecture, system) and external partners (ODM, design houses, OSATs) to ensure manufacturability and integration
  • Conduct design analysis and what-if scenarios for novel packaging schemes to improve package form factor
  • Create and analyze Design of Experiments (DOE) for development and sustaining activities
  • Stay updated on advanced packaging technologies and market trends, identifying emerging technologies for future applications
  • Capacity to travel internationally, typically once per quarter
  • Ability to define package requirements and collaborate with multi-functional teams
  • Leadership in package development to ensure manufacturability and reliability

Minimum Qualifications:

  • 8+ years of experience in advanced packaging, including surface mount technology, assembly process development, and manufacturing
  • Demonstrated experience of flip chip, 2.5D, and 3D packaging technologies
  • Proven experience taking products from concept to production, including manufacturing specifications, vendor qualifications, and cost/efficiency improvements
  • Experience of cross-functional collaboration skills with internal teams and external partners (silicon, architecture, system, ASIC design, foundry, OSAT, substrate vendors)
  • Experience in silicon architecture/package/PCB/system co-design to develop optimal solutions

Preferred Qualifications:

  • 10+ years of experience in advanced packaging assembly processes, including SMT
  • Demonstrated experience of 2.5D and 3D packaging technologies, including silicon interposers, TSVs, microbumps, and fanout advanced packaging
  • Experience collaborating with ODM, assembly packaging, OSAT, and foundry partners
  • Technical understanding of semiconductor packaging materials, material interactions, SMT processes, PCB design/layout, failure mechanisms, and analytical techniques
  • Familiarity with Finite Element Modeling (FEM) for thermal and thermo-mechanical package behavior
  • Knowledge of packaging industry standards (IPC, JEDEC, IEEE, ISO, ANSI)
  • Understanding of package qualification, reliability methods, and failure analysis

About Meta:

Meta builds technologies that help people connect, find communities, and grow businesses. When Facebook launched in 2004, it changed the way people connect. Apps like Messenger, Instagram and WhatsApp further empowered billions around the world. Now, Meta is moving beyond 2D screens toward immersive experiences like augmented and virtual reality to help build the next evolution in social technology. People who choose to build their careers by building with us at Meta help shape a future that will take us beyond what digital connection makes possible todayโ€”beyond the constraints of screens, the limits of distance, and even the rules of physics.

Meta is proud to be an Equal Employment Opportunity and Affirmative Action employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, or related medical conditions), sexual orientation, gender, gender identity, gender expression, transgender status, sexual stereotypes, age, status as a protected veteran, status as an individual with a disability, or other applicable legally protected characteristics. We also consider qualified applicants with criminal histories, consistent with applicable federal, state and local law. Meta participates in the E-Verify program in certain locations, as required by law. Please note that Meta may leverage artificial intelligence and machine learning technologies in connection with applications for employment.

Meta is committed to providing reasonable accommodations for candidates with disabilities in our recruiting process. If you need any assistance or accommodations due to a disability, please let us know at accommodations-ext@fb.com.

$173,000/year to $249,000/year + bonus + equity + benefits

Individual compensation is determined by skills, qualifications, experience, and location. Compensation details listed in this posting reflect the base hourly rate, monthly rate, or annual salary only, and do not include bonus, equity or sales incentives, if applicable. In addition to base compensation, Meta offers benefits. Learn more about benefits at Meta.
Other similar jobs

Senior ASIC Timing Engineer

@ NVIDIA, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

Senior ASIC Timing Engineer

@ NVIDIA, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

CPU Physical Design Principal Engineer

@ Qualcomm, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

ASIC Analog Design Engineer - REF79515L

@ Continental, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

Staff Engineer, Digital IC Design

@ Marvell Technology, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

ASIC Design Verification Engineer, Annapurna Labs

@ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

ASIC Design Verification Engineer, Annapurna Labs

@ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

ASIC RTL Engineer, Annapurna Labs

@ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

ASIC Physical Design Engineer, Annapurna Labs

@ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

ASIC RTL Engineer, Annapurna Labs

@ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

  • Employment

    โฑ๏ธŽ full-time

  • Experience

    ๐Ÿง™โ€โ™‚๏ธ senior

  • Salary

    ๐Ÿ’ฐ 173000

  • Skills
  • Industry
  • Find similar jobs

    Senior ASIC Timing Engineer

    @ NVIDIA, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    Senior ASIC Timing Engineer

    @ NVIDIA, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    CPU Physical Design Principal Engineer

    @ Qualcomm, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    ASIC Analog Design Engineer - REF79515L

    @ Continental, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    Staff Engineer, Digital IC Design

    @ Marvell Technology, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    ASIC Design Verification Engineer, Annapurna Labs

    @ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    ASIC Design Verification Engineer, Annapurna Labs

    @ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    ASIC RTL Engineer, Annapurna Labs

    @ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    ASIC Physical Design Engineer, Annapurna Labs

    @ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

    ASIC RTL Engineer, Annapurna Labs

    @ Amazon, ๐Ÿ“United States ๐Ÿ‡บ๐Ÿ‡ธ

Remote Work
Post time
Level
Employment
Industry
Apply Now โ†—